Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
Visible to Intel only — GUID: fwm1704270377101
Ixiasoft
Visible to Intel only — GUID: fwm1704270377101
Ixiasoft
5. 2.5G Ethernet Design Example with IEEE 1588v2 Feature
The 2.5G Ethernet design example with IEEE 1588v2 feature demonstrates an Ethernet solution for Agilex™ 3 and Agilex™ 5 devices using the Low Latency Ethernet 10G MAC Intel® FPGA IP operating at 2.5G.
Generate the design example from the Example Design tab of the Low Latency Ethernet 10G MAC Intel® FPGA IP parameter editor.