High Bandwidth Memory (HBM2E) Interface Intel Agilex® 7 M-Series FPGA IP User Guide
ID
773264
Date
7/14/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. About the High Bandwidth Memory (HBM2E) Interface Intel Agilex® 7 FPGA IP User Guide
2. Introduction to High Bandwidth Memory
3. Intel Agilex® 7 M-Series HBM2E Architecture
4. Creating and Parameterizing the High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP
5. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Interface
6. High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Performance
7. Document Revision History for High Bandwidth Memory (HBM2E) Interface Intel FPGA IP User Guide
A. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Intel® Quartus® Prime Software Flow
5.2.3. Asynchronous HBM2E Controller Signals
Signal | Direction | Description |
---|---|---|
hbm_cattrip | Output | Device Catastrophic Trip (CATTRIP): Reflects the catastrophic trip indication reported by the HBM2E device. |
hbm_temp | Output[2:0] | Device Temperature Compensated Refresh Value (TEMP): Reflects the temperature compensated refresh band reported by the HBM2E device. Refer to the device specification for temperature code definitions. |
Signal | Direction | Description |
---|---|---|
ch0_u0_wmc_intr | Output | Level-sensitive interrupts which indicate that an error or diagnostic event has occurred on the associated pseudo-channel. Your design should interrogate the pseudo-channel's interrupt status registers to identify the condition that caused the interrupt. |
ch0_u1_wmc_intr | Output | |
ch1_u0_wmc_intr | Output | |
ch1_u1_wmc_intr | Output | |
ch2_u0_wmc_intr | Output | |
ch2_u1_wmc_intr | Output | |
ch3_u0_wmc_intr | Output | |
ch3_u1_wmc_intr | Output | |
ch4_u0_wmc_intr | Output | |
ch4_u1_wmc_intr | Output | |
ch5_u0_wmc_intr | Output | |
ch5_u1_wmc_intr | Output | |
ch6_u0_wmc_intr | Output | |
ch6_u1_wmc_intr | Output | |
ch7_u0_wmc_intr | Output | |
ch7_u1_wmc_intr | Output |