Agilex™ 7 FPGA F-Series (2 × F-Tiles) Development Kit User Guide
ID
739942
Date
12/20/2024
Public
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 7 FPGA F-Series (2 × F-Tiles) Development Kit User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
A.1. Board Overview and Components
A.2. FPGA Configuration
A.3. Default Switch and Jumper Settings
A.4. Input and Output Components
A.5. Components and Interfaces
A.6. I2C
A.7. MAX® 10 SPI Bus
A.8. Clock Circuits
A.9. HPS Daughter Card
A.10. System Power
A.11. Power Guidelines
A.12. Power Distribution System
A.13. Power Measurement
A.14. Thermal Limitations and Protection
5.3. Avalon® Streaming Interface x16 Configuration Mode
When set to the Avalon® streaming interface x16 mode, the MAX® 10 system controller (U5) acts as the configuration host to manage configuration download. After power on, the MAX® 10 reads the configuration bitstream programmed into the QSPI flash (U4) and sends this data to FPGA SDM interface to program the FPGA. The U4 is a 2 Gb QSPI flash device, allowing for four FPGA images to be stored. Image download selection is controlled by jumpers J105 and J106 as listed in the following table. The default image to be programmed is image 0.
Note: Do not use U3, it is just hardware backup for future use.
Image Selection | J106 | J105 | Notes |
---|---|---|---|
Image 0 | Installed | Installed | Image 0—Default |
Image 1 | Installed | Open | Image 1 |
Image 2 | Open | Installed | Image 2 |
Image 3 | Open | Open | Image 3 |