Visible to Intel only — GUID: oks1551232451990
Ixiasoft
1. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Overview
2. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Architecture
3. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Receiver
5. Intel Agilex® 7 F-Series and I-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Design Guidelines
9. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
Visible to Intel only — GUID: oks1551232451990
Ixiasoft
2. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Architecture
Each GPIO bank in F-Series and I-Series devices consists of two sub-banks. Each sub-bank contains its own PLL, dynamic phase alignment (DPA), and SERDES circuitry blocks.
Channels | Total Pairs Per Bank | Channel Mode | Pairs Per Sub-Bank | |
---|---|---|---|---|
Top | Bottom | |||
Dedicated SERDES transmitter | 24 | Transmitter | 12 | 12 |
Dedicated SERDES receiver | 24 | DPA | 12 | 12 |
Non-DPA | 12 | 12 | ||
Soft-CDR | 4 | 8 |
Section Content
F-Series and I-Series GPIO Banks, SERDES, and DPA Locations
SERDES Blocks, Modes, and Clock Domains
Related Information