Visible to Intel only — GUID: dib1645848843532
Ixiasoft
1. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Overview
2. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Architecture
3. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Receiver
5. Intel Agilex® 7 F-Series and I-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Design Guidelines
9. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
Visible to Intel only — GUID: dib1645848843532
Ixiasoft
3.4.1.2. Center-Aligned tx_outclock to tx_out
To specify a center-aligned relationship between tx_outclock and the MSB of the serial data on tx_out, specify a 180° phase shift.
Figure 9. 180° Center Aligned tx_outclock ×8 Serializer Waveform with a Division Factor of 8
- Phase shift values from 0° to 315° position the rising edge of tx_outclock within the MSB of the tx_out data.
- Phase shift values starting from 360° position the rising edge of tx_outclock in serial bits after the MSB. For example, a 540° phase shift positions the rising edge in the center of the bit after the MSB.
Figure 10. 180° Center Aligned tx_outclock ×8 Serializer Waveform with Division Factor of 2This figure shows a ×8 serialization factor using a 180° phase shift with a tx_outclock division factor of 2 (DDR clock and data relationship).