F-Tile Architecture and PMA and FEC Direct PHY IP User Guide
Visible to Intel only — GUID: shd1615854155445
Ixiasoft
Visible to Intel only — GUID: shd1615854155445
Ixiasoft
5. F-Tile PMA/FEC Direct PHY Design Implementation
This chapter describes the IP parameterization, PHY IP connections, simulation, and tile placement planning for a F-Tile PMA/FEC Direct PHY design. The design implements two 25.78125 Gbps NRZ PMA Direct FGT lanes, with a throughput of 51.5625 Gbps, and with system PLL datapath clocking mode.
Section Content
Implementing the F-Tile PMA/FEC Direct PHY Design
Instantiating the F-Tile PMA/FEC Direct PHY Intel FPGA IP
Implementing a RS-FEC Direct Design in the F-Tile PMA/FEC Direct PHY Intel FPGA IP
Instantiating the F-Tile Reference and System PLL Clocks Intel FPGA IP
Enabling Custom Cadence Generation Ports and Logic
Connecting the F-Tile PMA/FEC Direct PHY Design IP
Simulating the F-Tile PMA/FEC Direct PHY Design
F-Tile Interface Planning
Compiling a F-Tile Design with VHDL Configuration File as the Top Level Module