F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 4/07/2025
Public
Document Table of Contents

A.5.4.3.3. Example 3 : F-Tile FGT 5 Gbps NRZ Design

F-Tile FGT 5 Gbps NRZ Design with 30 dB and 20 dB Insertion Loss when Auto Adaption is OFF

You can download the design and scripts used for this example design using the following link: F-Tile FGT 5 Gbps NRZ production design and scripts

The details about the designs are described below:
  • The production design uses the following JTAG master id values.
    Table 132.  Production Design JTAG Master ID ValueFor Agilex™ 7 F-Tile ES and production devices with OPNs mentioned in Appendix A.1
    Interface JTAG Master ID
    PMA Avalon® memory-mapped interface 1
    Datapath Avalon® memory-mapped interface 2
    Custom register for error count 3
  • The production design uses logical channel 2 (located at PIN_AG10). You can sweep four TX equalization taps and three RX equalization taps in large incremental steps such as 5 to do a coarse sweep.
  1. Since the figure of merit you use is only BER and there are a large number of TX equalization and RX equalization combinations to achieve BER of zero, it is not challenging to tune the 5 Gbps NRZ design with manual tuning.