1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces FPGA IP for Agilex™ 3 C-Series Devices
3. PHY Lite for Parallel Interfaces FPGA IP for Agilex™ 5 D-Series and E-Series Devices
4. PHY Lite for Parallel Interfaces FPGA IP for Agilex™ 7 M-Series Devices
5. PHY Lite for Parallel Interfaces FPGA IP for Agilex™ 7 F-Series and I-Series Devices
6. PHY Lite for Parallel Interfaces FPGA IP for Stratix® 10 Devices
7. PHY Lite for Parallel Interfaces FPGA IP for Arria® 10 and Cyclone® 10 GX Devices
8. PHY Lite for Parallel Interfaces FPGA IP User Guide Document Archives
9. Document Revision History for the PHY Lite for Parallel Interfaces FPGA IP User Guide
6.5.6.4.1. Timing Closure: Dynamic Reconfiguration
6.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
6.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
6.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
6.5.6.4.5. I/O Timing Violation
6.5.6.4.6. Internal FPGA Path Timing Violation
7.5.6.4.1. Timing Closure: Dynamic Reconfiguration
7.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
7.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
7.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
7.5.6.4.5. I/O Timing Violation
7.5.6.4.6. Internal FPGA Path Timing Violation
4.3.2.1. Clock and Reset Interface Signals
Signal Name | Direction | Width | Description |
---|---|---|---|
ref_clk | Input | 1 | Reference clock for the PLL. The reference clock must be synchronous with group_strobe_in to ensure that the dqs_enable signal is in-sync with group_strobe_in. |
reset_n | Input | 1 | Resets the entire interface. This resets the PHY Lite for Parallel Interfaces FPGA IP into power-up reset status. reset_n is global and resets the PLL and all logic states in the I/O lanes. |
interface_locked | Output | 1 | The interface_locked signal from the PHY Lite for Parallel Interfaces IP to the core logic. This signal indicates that the PLL and PHY circuitry are locked. Data transfer should start after the assertion of this signal and control signals should be kept at zero before interface_locked is asserted. |
rzq | Input | 1 | This pin is visible if you select an I/O standard with on-chip termination (OCT) in the IP parameter editor. |
core_clk_out | Output | 1 | Use this core clock in the core-to-periphery transfer of soft logic data and control signals. The core_clk_out frequency depends on the interface frequency and clock rate of user logic parameters. |