A newer version of this document is available. Customers should click here to go to the newest version.
1.1. Avalon®-MM in Remote Update Intel® FPGA IP Core
1.2. Intel Arria 10 and Intel Cyclone® 10 GX Devices
1.3. Arria II, Arria V, Cyclone V, Stratix IV, and Stratix V Devices
1.4. Cyclone IV and Intel Cyclone 10 LP Devices
1.5. Flash Memory Programming Files
1.6. Design Examples
1.7. Remote Update Intel® FPGA IP User Guide Archives
1.8. Document Revision History for the Remote Update Intel® FPGA IP User Guide
1.3.6.2. Register Map
| Register Name | Address Offset | Width | R/W | Description |
|---|---|---|---|---|
| RU_RECONFIG_TRIGGER_CONDITIONS | 0x0 | 5 | Read | Read configuration trigger conditions.
|
| RU_WATCHDOG_TIMEOUT | 0x1 | 12 | Read/Write | Read or write watchdog timeout value. |
| RU_WATCHDOG_ENABLE | 0x2 | 1 | Read/Write | Enable or disable watchdog timeout.
|
| RU_PAGE_SELECT | 0x3 | 24 or 32 | Read/Write | Read or write start address of configuration image. |
| RU_CONFIGURATION_MODE | 0x4 | 1 | Read/Write | Write configuration mode set to 1 in application page and 0 in factory page. |
| RU_RESET_TIMER | 0x5 | 1 | Write | Write a value of 1 to this register to trigger reset timer of the remote update. The IP will automatically trigger a reset pulse to reset timer pin of the remote update. |
| RU_RECONFIG | 0x6 | 1 | Write | Write a value of 1 to this register to trigger reconfiguration from a new image. The IP will set 1 to reconfig pin of the remote update and hold this value until the process done. |