Visible to Intel only — GUID: nik1411004502488
Ixiasoft
Visible to Intel only — GUID: nik1411004502488
Ixiasoft
4.3.2. IP Core Reset
The 50G Interlaken IP core variations have a single asynchronous reset, the reset_n signal. The 50G Interlaken IP core manages the initialization sequence internally. After you de-assert reset_n (raise it after asserting it low), the IP core automatically goes through the entire reset sequence.
The internal initialization sequence implemented by the reset controller included in the 50G Interlaken IP core. In Intel® Arria® 10 devices, the pll_locked signal originates in the external PLL. In other devices, it originates in the 50G Interlaken IP core itself.
Following completion of the reset sequence internally, the 50G Interlaken IP core begins link initialization. If your 50G Interlaken IP core and its Interlaken link partner initialize the link successfully, you can observe the assertion of the lane and link status signals according to the Interlaken specification. For example, you can monitor the tx_lanes_aligned, sync_locked, word_locked, and rx_lanes_aligned output status signals.
By default, in Arria V GZ and Stratix V devices, after you de-assert the reset_n signal, you must wait 220 mm_clk cycles before you attempt to access the 50G Interlaken IP core registers using the IP core management interface. You can modify the size of the reset counter with an RTL parameter. Intel® recommends that you set the value of the RTL parameter CNTR_BITS to six for simulation. If you set CNTR_BITS to the value of six, you must wait 26 mm_clk cycles before you attempt to access the 50G Interlaken IP core registers using the IP core management interface.
In Intel® Arria® 10 devices, the required wait time from de-asserting the reset_n signal to safely accessing the IP core registers is a function of the internal reset controller. The IP core instantiates an Intel® Transceiver PHY Reset Controller in Intel® Arria® 10 variations.