Visible to Intel only — GUID: mwh1410470991846
Ixiasoft
2.1.2.1. Specify Instance-Specific Constraints in Assignment Editor
2.1.2.2. Specify NoC Constraints in NoC Assignment Editor
2.1.2.3. Specify I/O Constraints in Pin Planner
2.1.2.4. Plan Interface Constraints in Interface Planner and Tile Interface Planner
2.1.2.5. Adjust Constraints with the Chip Planner
2.1.2.6. Constraining Designs with the Design Partition Planner
4.2.1. Assigning to Exclusive Pin Groups
4.2.2. Assigning Slew Rate and Drive Strength
4.2.3. Assigning I/O Banks
4.2.4. Changing Pin Planner Highlight Colors
4.2.5. Showing I/O Lanes
4.2.6. Assigning Differential Pins
4.2.7. Entering Pin Assignments with Tcl Commands
4.2.8. Entering Pin Assignments in HDL Code
Visible to Intel only — GUID: mwh1410470991846
Ixiasoft
2.1.1. Global Constraints and Assignments
Global constraints and project settings affect the entire Intel® Quartus® Prime project and all the applicable logic in the design. You often define global constraints in early project development; for example, when running the New Project Wizard. Intel® Quartus® Prime software stores global constraints in .qsf files, one for each project revision.
Setting Type | New Project Wizard | Device Dialog Box | Settings Dialog Box |
---|---|---|---|
Project-wide | X | X | X |
Synthesis | X | X | X |
Fitter | X | X | X |
Simulation | X | ||
Third-party Tools | X | ||
IP Settings | X |
Related Information