GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 4/18/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

9. Simulating the IP

The GTS Dynamic Reconfiguration Controller IP supports design example configuration across PMA/FEC Direct IP. It includes a simulation testbench and a hardware design example that supports compilation and simulation. When you generate the design example, the parameter editor automatically creates the files necessary to simulate, compile, and test the design in hardware.

Figure 24. Development Steps for the Design Example

The GTS Dynamic Reconfiguration Controller design example supports the various design variants. For more details, refer to the table Supported Design Example Variants.