GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 4/18/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

9.2. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench

The PMA/FEC Direct PHY Multi-rate block diagram for the example design simulation testbench is shown in the following figure:
Figure 25. PMA/FEC Direct PHY: Design Example Simulation Testbench

The testbench program monitors DR and protocol IP statuses and controls components via the Avalon® memory-mapped interface to access DR controller host-facing registers to initiate the DR process to the target profile.

The Protocol Driver block includes a PRBS generator and verifier.

The DPHY example design supports a one-channel interface with two data rate variants: 9.8G (base) and 4.9G (target).