GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 4/18/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.2.1.2. Configuring the IP Parameters

On the GTS Dynamic Reconfiguration Controller IP tab, specify the parameters for your IP core variation. The following table lists the IP parameters for the GTS Dynamic Reconfiguration Controller IP:
Figure 4.  GTS Dynamic Reconfiguration Controller IP Tab
Table 15.  Dynamic Reconfiguration Controller Parameters: IP Tab
Parameter Range Default Setting Parameter Description
NIOS data memory size 8192 8192 NIOS on-chip data memory used to store the dynamic reconfiguration data generated by Quartus® Primein the form of a MIF file.
Number of transceiver channels 1-16 1

The DR controller implements one LAVMM interface, as well as one request bit and one grant bit to the channel SRC, for each transceiver channel it controls.

Number of Supported Profiles 2-512 2

The DR controller supports a number of profiles equal to the number of bits on the MuxSel/one-hot bus, matching the number of IP instances it controls.

Note: Each profile is one instantiated IP configuration and is assigned a unique Reconfig ID.
CSR Clock frequency in MHz 100.0-150.0 MHz 107 MHz

Set the frequency of the i_csr_clk input in MHz to ensure proper timer functionality.