GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 4/18/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.3. Implementing Required Clocking

This section describes the required clock connections and clock signals for various GTS Dynamic Reconfiguration Controller IP core variations.
Table 18.  Clock Signals
Clock Name Direction Type Description
i_csr_clk Input Clock Clock for CSRs and all external interfaces.

Range: 100 to 125 MHz.

i_cpu_clk Input Clock Clock for Nios® V and associated components such as memories and JTAG UART.

Range: 100 to 125 MHz (In simulation this can be increased to speed up the Nios® V).

In simulations, you can switch between the normal hardware clock and a faster simulation clock using o_fast_sim_clk_sel to optimize performance. The optimal frequency for the fast simulation clock depends on the design and the tests performed.