GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 4/18/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

9.2.1. Simulating the Design Example

The following steps outline the simulation flow:
  1. Power up the PMA/FEC Direct PHY IP based on the base profile.
  2. The protocol driver sends generated PRBS patterns to the startup profile and checks the loopback data for correctness.
  3. Put the protocol IPs in reset and initiate DR to the target profile.
  4. Wait for DR to complete.
  5. Release the protocol IP reset.
  6. The protocol IP driver sends traffic to the target profile and checks the loopback data for correctness.