GTS Transceiver PHY User Guide: Agilex™ 3 FPGAs and SoCs

ID 848344
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.8.1. Reset Signal Requirements

The following requirements apply to reset signal use for the GTS PMA/FEC Direct PHY FPGA IP designs:
  • Ensure that i_tx_reset/i_rx_reset remain asserted until o_tx_reset_ack/o_rx_reset_ack asserts.
  • Expect random data if o_tx_ready/o_rx_ready are not asserted.
  • In FEC modes when sending alignment markers, you can pace tx data valid with the o_tx_cadence signal.
    Note: Refer to Run-time Reset Sequence—TX for more details.
  • For duplex configurations, you can assert i_tx_reset and i_rx_reset independently.