GTS Transceiver PHY User Guide: Agilex™ 3 FPGAs and SoCs

ID 848344
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.8.9. TX PLL Lock Loss Auto-Recovery (Soft CSR Enabled)

Figure 48. Reset Sequence for TX PLL Lock Loss With Auto-Recovery
The figure above illustrates the auto recovery sequence in the event of a TX PLL lock loss that is only applicable for designs that have the soft CSR enabled.
  1. o_tx_pll_locked deasserts, indicating PLL lost lock of the reference clock.
  2. o_tx_ready deasserts, indicating that the datapath is no longer operational.
  3. o_tx_reset_ack asserts and then automatically deasserts, indicating that the datapaths are in reset (auto recovery).
  4. o_tx_pll_locked asserts as the TX PLL locks to the reference clock.
  5. o_tx_ready asserts.
Note: You must enable the soft CSR by selecting the Enable Direct PHY soft CSR in the Avalon® Memory-Mapped Interface tab of the GTS PMA/FEC Direct PHY Intel FPGA IP GUI for auto-recovery.