GTS Transceiver PHY User Guide: Agilex™ 3 FPGAs and SoCs

ID 848344
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.6.1. Example Use Case 1

In this example use case, the device is fully populated and has the following IPs instantiated:
  • GTS Reset Sequencer Intel® FPGA IP
  • One GTS PMA/FEC Direct PHY Intel® FPGA IP
  • One GTS Ethernet Intel® FPGA IP
  • One Triple-Speed Ethernet Intel® FPGA IP
  • One HPS USB3.1
Table 79.  GTS Reset Sequencer Intel FPGA IP Parameter Settings for Use Case 1
Parameter Value Selection
Enable PCIE and/or HPS USB3.1 only design Off
Number of Reset Sequencer Lane(s) 3
Number of Bank(s) 1
The following figure shows the connections between the GTS Reset Sequencer Intel FPGA IP and the other instantiated IPs.
Figure 68. Example Use Case 1