GTS Transceiver PHY User Guide: Agilex™ 3 FPGAs and SoCs
ID
848344
Date
4/07/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide: Agilex™ 3 FPGAs and SoCs
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting Reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Mode and Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
3.8.1. Reset Signal Requirements
3.8.2. Power On Reset Requirements
3.8.3. Reset Signals—Block Level
3.8.4. Run-time Reset Sequence—TX
3.8.5. Run-time Reset Sequence—RX
3.8.6. Run-time Reset Sequence—TX + RX
3.8.7. RX Data Loss/CDR Lock Loss (Auto-Recovery)
3.8.8. TX PLL Lock Loss
3.8.9. TX PLL Lock Loss Auto-Recovery (Soft CSR Enabled)
5.1. IP Requirements
5.2. IP Parameters
5.3. IP Port List
5.4. GTS Reset Sequencer Intel FPGA IP General Interface
5.5. GTS Reset Sequencer Intel FPGA IP Design Flow
5.6. GTS Reset Sequencer Intel FPGA IP Use Cases
5.7. Connecting the Reference Clock Buffer Status to the GTS Reset Sequencer Intel® FPGA IP
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
2.1. Building Blocks
A GTS transceiver bank consists of four PMA channels, hardened IPs (FEC, PCS, PCIe, and Ethernet MAC), a system PLL, and clock networks (for reference clock and datapath clock).
Figure 2. High-Level Block Diagram of a GTS Transceiver Bank
Refer to the following figure for the GTS transceiver bank layout.
Figure 3. GTS Transceiver Bank Layout for C-Series FPGAs with 4 GTS Transceivers
The following table shows the hard IP configurations supported by the PMA for enabling various interface protocols.
Configuration | PCIe* Hard IP | MAC | PCS | FEC | PMA | Example Protocols |
---|---|---|---|---|---|---|
Hardened PCIe* IP | Yes | No | No | No | Yes | PCIe* |
Hardened Ethernet IP | No | Yes | Yes | Optional | Yes | 10G Ethernet |
Hardened USB 3.1 IP 2 | No | No | No | No | Yes | USB3.1 |
PCS Direct | No | No | Yes | Optional | Yes | FlexE |
FEC Direct | No | No | No | Yes | Yes | IEEE 802.3 BASE-R Firecode (CL 74), IEEE 802.3 RS(528,514) (CL 91), ETC 802.3 RS(528,514) (CL91) |
PMA Direct | No | No | No | No | Yes | Basic, HDMI, SDI, DisplayPort 3, JESD204B SATA, GPON 4, |
Section Content
PMA
FEC
PCS
Ethernet MAC
PCI Express Hard IP
PLL and Clock Networks
Avalon Memory-Mapped Interface
2 The hardened USB 3.1 IP controller resides in the HPS block, and is supported for devices with GTS transceiver and HPS only. Refer to the Agilex™ 3 Hard Processor System Technical Reference Manual for implementation details of USB3.1.
3 The DisplayPort protocol mode is not supported in the GTS PMA/FEC Direct PHY Intel® FPGA IP. For the complete implementation and solution for the DisplayPort protocol IP, refer to the DisplayPort Intel® FPGA IP User Guide .
4 SATA and GPON mode are not supported in the current release of the Quartus® Prime Pro Edition software.