GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs
ID
817660
Date
8/04/2025
Public
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY IP
4. Implementing the GTS System PLL Clocks IP
5. Implementing the GTS Reset Sequencer IP
6. GTS PMA/FEC Direct PHY IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY IP
3.3. Configuring the GTS PMA/FEC Direct PHY IP
3.4. Dynamically Reconfigurable PHY
3.5. Signal and Port Reference
3.6. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.7. Clocking
3.8. Custom Cadence Generation Ports and Logic
3.9. Asserting Reset
3.10. Bonding Implementation
3.11. Configuration Register
3.12. Configuring the GTS PMA/FEC Direct PHY IP for Hardware Testing
3.13. Configurable Quartus® Prime Software Settings
3.14. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Mode and Common Datapath Options
3.3.3. Reconfigurable PHY Settings
3.3.4. TX Datapath Options
3.3.5. RX Datapath Options
3.3.6. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.7. FEC Options
3.3.8. PCS Options
3.3.9. Avalon® Memory-Mapped Interface Options
3.3.10. Register Map IP-XACT Support
3.3.11. Analog Parameter Options
3.5.1. TX and RX Parallel and Serial Interface Signals
3.5.2. TX and RX Reference Clock and Clock Output Interface Signals
3.5.3. Reset Signals
3.5.4. FEC Signals
3.5.5. Custom Cadence Control and Status Signals
3.5.6. RX PMA Status Signals
3.5.7. TX and RX PMA and Core Interface FIFO Signals
3.5.8. Avalon Memory-Mapped Interface Signals
3.7.1. Clock Ports
3.7.2. Recommended tx/rx_coreclkin Connection and tx/rx_clkout2 Source
3.7.3. Port Widths and Recommended Connections for tx/rx_coreclkin, tx/rx_clkout, and tx/rx_clkout2
3.7.4. PMA Fractional Mode
3.7.5. Input Reference Clock Buffer Protection
3.7.6. Guidelines for Obtaining the Real-Time GTS TX PLL Lock Status
3.14.2.1. GTS Attribute Access Method Example 1: Enable or Disable Internal Serial Loopback Mode (RX Auto Adaptation Mode)
3.14.2.2. GTS Attribute Access Method Example 2: Enable or Disable Internal Serial Loopback Mode (RX Manual Adaptation Mode)
3.14.2.3. GTS Attribute Access Method Example 3: Enable or Disable Polarity Inversion of the PMA
3.14.2.4. GTS Attribute Access Method Example 4: Enable PRBS Generator and Checker to Run BER Test
6.1. Instantiating the GTS PMA/FEC Direct PHY IP
6.2. Generating the GTS PMA/FEC Direct PHY IP Example Design
6.3. GTS PMA/FEC Direct PHY IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY IP Example Design
6.7. GTS PMA/FEC Direct PHY IP Dynamically Reconfigurable PHY Example Design
6.8. Generating the GTS PMA/FEC Direct PHY IP Dynamically Reconfigurable Example Design
6.9. GTS PMA/FEC Direct PHY IP Dynamically Reconfigurable PHY Example Design Functional Description
6.10. Simulating the GTS PMA/FEC Direct PHY IP Dynamically Reconfigurable PHY Example Design Testbench
6.11. Compiling the GTS PMA/FEC Direct PHY IP Dynamically Reconfigurable PHY Example Design
6.12. Hardware Testing the GTS PMA/FEC Direct PHY IP Dynamically Reconfigurable PHY Example Design
8.3.1. Modifying the Design to Enable GTS Transceiver Debug Toolkit
8.3.2. Programming the Design into an Altera FPGA
8.3.3. Loading the Design to the Transceiver Toolkit
8.3.4. Creating Transceiver Links
8.3.5. Running BER Tests
8.3.6. Running Eye Viewer Tests
8.3.7. Running Link Optimization Tests
2.1. Building Blocks
A GTS transceiver bank consists of four PMA channels, hardened IPs (FEC, PCS, PCIe, and Ethernet MAC), a system PLL, and clock networks (for reference clock and datapath clock).
Figure 2. High-Level Block Diagram of a GTS Transceiver Bank
The number of GTS transceiver banks varies depending on device density and package variants. Refer to Agilex™ 5 FPGAs and SoCs Family Plan for details on the GTS transceiver count.
Refer to the following figures for the respective GTS transceiver bank layout. In devices with options for smaller packages, some GTS transceiver banks are downbonded (GTS pins not bonded out at package) and not available for use, except for the system PLL that remains available for use to clock the FPGA core logic.
Figure 3. GTS Transceiver Bank Layout for E-Series FPGAs with 24 GTS TransceiversApplicable to Device Group A and Device Group B
Figure 4. GTS Transceiver Bank Layout for E-Series FPGAs with 16 GTS TransceiversApplicable to Device Group A and Device Group B
Figure 5. GTS Transceiver Bank Layout for E-Series FPGAs with 12 GTS TransceiversApplicable to Device Group A and Device Group B
Figure 6. GTS Transceiver Bank Layout for E-Series FPGAs with 8 GTS Transceivers
Figure 7. GTS Transceiver Bank Layout for E-Series FPGAs with 4 GTS Transceivers
The following figures show the different packages and GTS transceiver combinations for the D-Series FPGAs.
Figure 8. GTS Transceiver Bank Layout for D-Series FPGAs with 32 GTS Transceivers
Figure 9. GTS Transceiver Bank Layout for D-Series FPGAs with 24 GTS Transceivers
Figure 10. GTS Transceiver Bank Layout for D-Series FPGAs with 16 GTS Transceivers
Figure 11. GTS Transceiver Bank Layout for D-Series FPGAs with 8 GTS Transceivers
The following table shows the hard IP configurations supported by the PMA for enabling various interface protocols.
Configuration | PCIe* Hard IP | MAC | PCS | FEC | PMA | Example Protocols |
---|---|---|---|---|---|---|
Hardened PCIe* IP | Yes | No | No | No | Yes | PCIe* |
Hardened Ethernet IP | No | Yes | Yes | Optional | Yes | 10G/25G Ethernet |
Hardened USB 3.1 IP 3 | No | No | No | No | Yes | USB3.1 |
PCS Direct | No | No | Yes | Optional4 | Yes | CPRI (64B/66B), FlexE |
FEC Direct | No | No | No | Yes | Yes | Fibre Channel 16G |
PMA Direct | No | No | No | No | Yes | Basic, CPRI (8B/10B), HDMI, SDI, DisplayPort 5, JESD204B/C, SATA 6, GPON, Fibre Channel, Interlaken |
Section Content
PMA
FEC
PCS
Ethernet MAC
PCI Express Hard IP
PLL and Clock Networks
Avalon Memory-Mapped Interface
3 The hardened USB 3.1 IP controller resides in the HPS block, and is supported for devices with GTS transceiver and HPS only. Refer to the Agilex™ 5 Hard Processor System Technical Reference Manual for implementation details of USB3.1.
4 The PCS Direct mode does not support the OTU25u RS(528,514) FEC.
5 The DisplayPort protocol mode is not supported in the GTS PMA/FEC Direct PHY IP. For the complete implementation and solution for the DisplayPort protocol IP, refer to the DisplayPort IP User Guide and DisplayPort IP Design Example User Guide: Agilex™ 5 FPGAs
6 SATA mode is not supported in the current release of the Quartus® Prime Pro Edition software.