GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs

ID 817660
Date 8/04/2025
Public
Document Table of Contents

5.1. IP Requirements

The GTS Reset Sequencer IP must be instantiated for each side of the device that uses transceivers. Refer to the Transceiver Architecture chapter for more information. Based on your design you must instantiate one or two of instances of the IP:
  • One GTS Reset Sequencer IP instance if your design uses transceivers on one side of the device.
  • Two GTS Reset Sequencer IP instances if your design uses transceivers on both sides of the device.
The following table shows the logic usage in the FPGA fabric of the GTS Reset Sequencer IP.
Table 84.  Logic Usage of the GTS Reset Sequencer IP (For Agilex™ 5 E-Series and D-Series Devices)
Device Family ALM45 ALUT Logic Register M20K
Agilex™ 5 E-Series (12 Lanes) 85 110 113 0
Agilex™ 5 D-Series (16 Lanes) 100 127 146 0
45 Logic utilization is lower for fewer channel applications.