GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs

ID 817660
Date 8/04/2025
Public
Document Table of Contents

2.6.3.4. System PLL with HVIO Reference Clock

In the scenario where the GTS transceiver bank is downbonded as shown in Building Blocks, the system PLL can still be used for the FPGA core. However, the system PLL does not have access to the GTS transceiver’s local or regional reference clocks. The reference clock for the system PLL has to come from the single-ended HVIO pin in the HVIO banks 5B or 6A. Refer to the device pin-out file for information about the HVIO pins that are allocated for the available system PLLs on a device.