GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs

ID 817660
Date 8/04/2025
Public
Document Table of Contents

6.7. GTS PMA/FEC Direct PHY IP Dynamically Reconfigurable PHY Example Design

The following table lists the Multirate IP (MRIP) example design options available for the GTS PMA/FEC Direct PHY IP Dynamically Reconfigurable PHY.
Table 93.  Example Design Options for the Dynamically Reconfigurable PHY
Example Design Options Description
MRIP 1 x 10.3125G PMA Direct(P0) to FEC Direct Mode(P1) (System PLL Clocking) Dynamically reconfigure between Profile 0, configured as one NRZ PMA Direct GTS lane, with a throughput of 10.3125 Gbps and Profile 1, configured as one NRZ RS-FEC Direct GTS lane with a throughput of 10.3125 Gbps in System PLL clocking mode.
MRIP 1 x 28.1G PMA Direct(P0) to FEC Direct Mode (P1) (System PLL Clocking)
Note: This example design option is only available when you are using the Agilex™ 5 E-Series device with OPN: A5ED065AB32AI1V.
Dynamic Reconfiguration between Profile 0, configured as one NRZ PMA Direct GTS lane, with a throughput of 28.1 Gbps and Profile 1, configured as one FEC Direct GTS lane with a throughput of 28.1 Gbps in System PLL clocking mode.