Variable Precision DSP Blocks User Guide: Agilex™ 5 FPGAs and SoCs
Visible to Intel only — GUID: ucb1690719004576
Ixiasoft
Visible to Intel only — GUID: ucb1690719004576
Ixiasoft
2.2.5. Output Register Bank for Floating-point Arithmetic
The positive edge of the clock signal triggers the 48-bit (32 bits data and 16 bits exception flags) bypassable output register bank. This register is not reset after power up and may hold unwanted data. Use the CLR signal to reset the register before starting an operation.
The following variable precision DSP block signals control the output register per variable precision DSP block:
- CLK
- ENA[2..0]
- CLR[1]