Variable Precision DSP Blocks User Guide: Agilex™ 5 FPGAs and SoCs
Visible to Intel only — GUID: kaj1690718936135
Ixiasoft
Visible to Intel only — GUID: kaj1690718936135
Ixiasoft
2.2.1. Input Register Bank for Floating-point Arithmetic
- fp32_adder_a
- fp32_adder_b
- fp32_mult_a
- fp32_mult_b
- fp16_mult_top_a
- fp16_mult_top_b
- fp16_mult_bot_a
- fp16_mult_bot_b
- Dynamic ACCUMULATE control signal
All the registers in the DSP blocks are positive-edge triggered. These registers are not reset after power up and may hold unwanted data. Assert the CLR signal to clear the registers before starting an operation.
Each multiplier operand can feed an input register or a multiplier directly, bypassing the input registers.
- CLK
- ENA[2..0]
- CLR[0]