Variable Precision DSP Blocks User Guide: Agilex™ 5 FPGAs and SoCs

ID 813968
Date 4/25/2025
Public
Document Table of Contents

4.1.4.1. Dynamic Scanin

When input cascade is used, the source of top multiplier can be dynamically switched between SCANIN and AY by asserting/deasserting DISABLE_SCANIN input.
Figure 63. Dynamic Scanin

When DISABLE_SCANIN port is used, the input register for this signal is enabled. The register is driven by free running clock and there is no clock enable or clock clear signal to control this register.