1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813667
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.2.1.4. Step 4: Instantiate the IP top file with the GTS Dynamic Reconfiguration Controller IP

  • The new top level file (mr_top.sv) needs to be instantiated in the user design along with the GTS Dynamic Reconfiguration Controller IP. The GTS Dynamic Reconfiguration Controller IP is a shared IP needs to be instantiated only once per design or device.
  • You can switch between profiles using the GTS Dynamic Reconfiguration Controller IP, which can be generated from the Quartus® Prime Pro Edition IP catalog or the platform designer.
  • You need to integrate the other shared modules such as the System PLL, and the GTS Reset Sequencer IP in the user design.
  • The .mif file path generated in step 3 should be used in the GTS Dynamic Reconfiguration Controller IP.