1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813667
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.2. Clock Frequency

Table 32.  Clock Frequency for 1G/2.5G/5G/10G Multirate Ethernet PHY IP
MAC Clock Frequency

tx_clkout

rx_clkout

62.5 MHz/156.25 MHz for speed rates 1G/2.5G

xgmii_tx_coreclkin

xgmii_rx_coreclkin

  • 156.25 MHz for MGBASE 10G
  • 312.5 MHz for NBASE
csr_clk 100 MHz–125 MHz

tx_coreclk_out

rx_coreclk_out

156.25 MHz for MGBASE (PCS only mode)

gmii8b_tx_clkin

gmii8b_tx_clkout

gmii8b_rx_clkin

gmii8b_rx_clkout

2.5 MHz/25 MHz/125 MHz/312.5 MHz (corresponds to 10M/100M/1G/2.5G for 8-bit interface MGBASE)