1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813667
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.6.1. Adding the GTS System PLL Clocks IP

Figure 5.  1G/2.5G/5G/10G Multirate Ethernet PHY Interface with GTS System PLL Clocks Intel® FPGA IP

You must connect the reference clock from the GTS Bank and system clock from the GTS System PLL Clocks Intel® FPGA IP to the 1G/2.5G/5G/10G Multirate Ethernet PHY to compile the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP successfully.

The GTS System PLL Clock Intel® FPGA IP configures the system clock for the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP.