1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813667
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.2.1.1. Step 1: Generating the 1G/2.5G/5G/10G Multirate Ethernet PHY IP

  • Generate the 1G/2.5G/5G/10G Multirate Ethernet PHY IP with 1G/2.5G MGBASE variant from the Quartus® Prime Pro Edition IP catalog or from the platform designer. The generated 1G/2.5G/5G/10G Multirate Ethernet PHY IP (mrphy_1g_2p5g.ip) has fixed profiles based on data rate speed and variant.
    Note: The generated IP cannot be simulated, compiled, or directly instantiated in the user design.
  • This process generates the 1G/2.5G/5G/10G Multirate Ethernet PHY IP (mrphy_1g_2p5g.ip) with the logical PMA lane locations.
  • The generated .ip file (mrphy_1g_2p5g.ip) and the project settings .qsf file are used to generate the DR profile.