AN 555: True Differential Signaling Termination and Biasing for Agilex™ 7 M-Series, Agilex™ 5, and Agilex™ 3 FPGAs

ID 776775
Date 4/23/2025
Public
Document Table of Contents

1.6. Simulation: Cyclone® V FPGA as LVDS Transmitter and M-Series FPGA as TDS Receiver

In the following receiver simulations, DC coupling is analyzed. The ANSI/TIA/EIA-644-compliant LVDS transmitter is the Cyclone® V FPGA. The 1.3 V TDS receiver is the Agilex™ 7 M-Series FPGA using RD OCT resistor.
Table 6.  Simulation Conditions
Item Condition
Simulator Siemens* HyperLynx LineSim VX.2.11_Update2 build 20026110
Transmitter Cyclone® V FPGA LVDS buffer
Receiver Agilex™ 7 M-Series FPGA 1.3 V TDS buffers
Data Rate 600 Mbps
Encoding 8b/10b with 10-bit order
Measurement At the far end receiver