AN 555: True Differential Signaling Termination and Biasing for Agilex™ 7 M-Series, Agilex™ 5, and Agilex™ 3 FPGAs

ID 776775
Date 4/23/2025
Public
Document Table of Contents

1.5.6. LVDS Transmitter Interfaces with 1.1 V TDS Receiver and Series Resistors

Figure 16. Simulation Topology (1.1 V TDS Receiver) With Series Resistors
Note: The DC bias circuitry uses two 50-Ω resistors to VICM. This is considered a high current biasing circuit which requires the RD OCT resistor to be disabled.

Simulation Results

Figure 17. LVDS Transmitter Interfaces with 1.1 V TDS Receiver and Series Resistors at 600 Mbps
Note: The 1.1 V TDS receiver has the same simulation result as the 1.2 V TDS receiver.