AN 555: True Differential Signaling Termination and Biasing for Agilex™ 7 M-Series, Agilex™ 5, and Agilex™ 3 FPGAs

ID 776775
Date 4/23/2025
Public
Document Table of Contents

1.5.1. LVDS Transmitter Interfaces with 1.3 V TDS Receiver

Figure 4. Simulation Topology (1.3 V TDS Receiver)


Note: The DC bias circuitry uses two 50-Ω resistors to VICM. This is considered a high current biasing circuit which requires the RD OCT resistor to be disabled.

Simulation Results

Figure 5. LVDS Transmitter Interfaces with 1.3 V TDS Receiver at 600 Mbps
Note:
  1. The waveform shows the VICM is within the acceptable range of the 1.3 V TDS receiver, which is between 500 mV and 1.2 V when not using RD OCT.
  2. The waveform shows a maximum input voltage of less than 1.2 V when considering the overshoot, which meets the maximum input voltage limit for this case, 1.427 V. The limit is derived from the VICM (max) + VID (max)/2 equation, where:
    1. VICM (max) is 1.2 V
    2. VID (max) is 0.454 V
  3. The waveform shows a VID of 524 mV when considering the overshoot, which violates the maximum VID of the 1.3 V TDS receiver (454 mV).
  4. This case uses an Arria® 10 LVDS transmitter with programmable Differential Output Voltage (VOD) set to maximum to demonstrate a violation of the 1.3 V TDS receiver specifications. If the transmitter supports programmable VOD settings, a lower programmable VOD setting may result in a waveform that meets the 1.3 V TDS receiver specifications and can be supported by the 1.3 V TDS receiver.