AN 555: True Differential Signaling Termination and Biasing for Agilex™ 7 M-Series, Agilex™ 5, and Agilex™ 3 FPGAs
ID
776775
Date
4/23/2025
Public
1.1. AC Coupling and DC Coupling
1.2. TDS I/O On-Chip Termination
1.3. TDS I/O External Termination
1.4. Termination and Biasing Schemes for TDS Transmitters and Receivers
1.5. Simulation: Arria® 10 FPGA as LVDS Transmitter and Agilex™ 7 M-Series FPGA as TDS Receiver
1.6. Simulation: Cyclone® V FPGA as LVDS Transmitter and M-Series FPGA as TDS Receiver
1.7. Simulation: Agilex™ 7 M-Series FPGA as TDS Transmitter and Arria® 10 as LVDS Receiver
1.8. Summary
1.9. Document Revision History for AN 555: True Differential Signaling Termination and Biasing for Agilex™ 7 M-Series, Agilex™ 5, and Agilex™ 3 FPGAs
1.5.1. LVDS Transmitter Interfaces with 1.3 V TDS Receiver
1.5.2. Reduced VOD LVDS Transmitter Interfaces with 1.3 V TDS Receiver
1.5.3. LVDS Transmitter Interfaces with 1.3 V TDS Receiver and Series Resistors
1.5.4. LVDS Transmitter Interfaces with 1.2 V TDS Receiver
1.5.5. LVDS Transmitter Interfaces with 1.2 V TDS Receiver and Series Resistors
1.5.6. LVDS Transmitter Interfaces with 1.1 V TDS Receiver and Series Resistors
1.5.7. LVDS Transmitter Interfaces with 1.05 V TDS Receiver and Series Resistors
1.7.1. DC Coupled 1.3 V TDS Transmitter Interfaces with LVDS Receiver
Figure 26. Simulation Topology (DC Coupled)—Data Rate ≤ 700 Mbps (600 Mbps)
Simulation Results
Figure 27. DC Coupled 1.3 V TDS Transmitter Interfaces with LVDS Receiver—600 Mbps The eye diagram was plotted and measured at 600 Mbps.
Note:
- The waveform shows the VICM is within the acceptable range of the LVDS receiver, which is between 0 V and 1.85 V for data rates at or below 700 Mbps.
- The waveform shows a maximum input voltage of less than 1.3 V when considering the overshoot, which meets the maximum input voltage limit of 1.85 V for data rates at or below 700 Mbps.
- The Arria® 10 FPGA LVDS receiver does not have a maximum VID specification. The minimum VID is 200 mV, which meets the LVDS receiver’s minimum VID requirement of 100 mV.
- This case demonstrates the Agilex™ 7 M-Series FPGA 1.3 V TDS transmitter can be DC coupled with the Arria® 10 FPGA LVDS receiver at a data rate of 600 Mbps.