AN 555: True Differential Signaling Termination and Biasing for Agilex™ 7 M-Series, Agilex™ 5, and Agilex™ 3 FPGAs

ID 776775
Date 4/23/2025
Public
Document Table of Contents

1.7.1. DC Coupled 1.3 V TDS Transmitter Interfaces with LVDS Receiver

Figure 26. Simulation Topology (DC Coupled)—Data Rate ≤ 700 Mbps (600 Mbps)


Simulation Results

Figure 27. DC Coupled 1.3 V TDS Transmitter Interfaces with LVDS Receiver—600 Mbps The eye diagram was plotted and measured at 600 Mbps.


Note:
  1. The waveform shows the VICM is within the acceptable range of the LVDS receiver, which is between 0 V and 1.85 V for data rates at or below 700 Mbps.
  2. The waveform shows a maximum input voltage of less than 1.3 V when considering the overshoot, which meets the maximum input voltage limit of 1.85 V for data rates at or below 700 Mbps.
  3. The Arria® 10 FPGA LVDS receiver does not have a maximum VID specification. The minimum VID is 200 mV, which meets the LVDS receiver’s minimum VID requirement of 100 mV.
  4. This case demonstrates the Agilex™ 7 M-Series FPGA 1.3 V TDS transmitter can be DC coupled with the Arria® 10 FPGA LVDS receiver at a data rate of 600 Mbps.