F-Tile PMA and FEC Direct PHY Multirate Intel® FPGA IP User Guide
ID
720998
Date
4/01/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Introduction
2. Interface Overview
3. Parameters
4. Designing with the IP Core
5. Block Description
6. Configuration Registers Overview
7. F-Tile PMA and FEC Direct PHY Multirate Intel® FPGA IP User Guide Archives
8. Document Revision History for the F-Tile PMA and FEC Direct PHY Multirate Intel® FPGA IP User Guide
2. Interface Overview
This section describes various interfaces of the F-Tile PMA/FEC Direct PHY Multirate Intel FPGA IP core.
The F-Tile PMA/FEC Direct PHY Multirate Intel FPGA IP has the following interfaces:
- Clock signals
- Reset signals
- TX and RX serial and parallel data signals
- Custom Cadence control and status signals
- TX and RX PMA status signals
- RS-FEC signals
- TX and RX PMA FIFO signals
- PMA Avalon® memory-mapped interface signals
- Datapath Avalon® memory-mapped interface signals
Note: Some ports are only available in the Profile #0 tab.
Variable | Values | Description |
---|---|---|
<N> | FGT: 1, 2, 4, 6, 8, 12, 16 FHT: 1, 2, 4 |
N is the number of PMA lanes. |
<n> | 0 to N-1 | n is the PMA index number. |
<X> | PMA width = 8, 10, 16, 20, and 32-bit, X=1 PMA width = 64-bit, X=2 PMA width = 128-bit, X=4 |
X is the number of streams. |
<x> | 0 to X-1 | x is the stream index. |
<M> | 1 to 12 | Maximum number of fracture groups. |
<m> | 0 to 11 | Index of fracture groups. |
<J> | 0 to 32 | Number of profiles. |
<j> | 0 to 32 | Index of profiles. |