F-Tile PMA and FEC Direct PHY Multirate Intel® FPGA IP User Guide
ID
720998
Date
4/01/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Introduction
2. Interface Overview
3. Parameters
4. Designing with the IP Core
5. Block Description
6. Configuration Registers Overview
7. F-Tile PMA and FEC Direct PHY Multirate Intel® FPGA IP User Guide Archives
8. Document Revision History for the F-Tile PMA and FEC Direct PHY Multirate Intel® FPGA IP User Guide
2.7. TX and RX PMA FIFO Signals
The following table describes the TX and RX PMA Interface FIFO signals that are a part of the F-Tile PMA/FEC Direct PHY Multirate Intel FPGA IP.
Note: The tx_pmaif_fifo ports and rx_pmaif_fifo ports are only selectable in the base profile (Profile #0).
Signal Name | Clocks Domain/Resets | Direction | Description |
---|---|---|---|
tx_pmaif_fifo_empty[(N*X)-1:0] | Asynchronous | Output | PMA Interface TX FIFO empty. |
tx_pmaif_fifo_pempty[(N*X)-1:0] | Asynchronous | Output | PMA Interface TX FIFO partially empty. |
tx_pmaif_fifo_pfull[(N*X)-1:0] | Asynchronous | Output | PMA Interface TX FIFO partially full. |
tx_pmaif_fifo_overflow[(N*X)-1:0] | Asynchronous | Output | PMA Interface TX FIFO overflow. |
rx_pmaif_fifo_empty[(N*X)-1:0] | Asynchronous | Output | PMA Interface RX FIFO empty. |
rx_pmaif_fifo_pempty[(N*X)-1:0] | Asynchronous | Output | PMA Interface RX FIFO partially empty. |
rx_pmaif_fifo_pfull[(N*X)-1:0] | Asynchronous | Output | PMA Interface RX FIFO partially full. |