Visible to Intel only — GUID: whv1630032375331
Ixiasoft
1. About the F-Tile JESD204C Intel® FPGA IP User Guide
2. Overview of the F-Tile JESD204C Intel® FPGA IP
3. Functional Description
4. Getting Started
5. Designing with the F-Tile JESD204C Intel® FPGA IP
6. F-Tile JESD204C Intel® FPGA IP Parameters
7. Interface Signals
8. Control and Status Registers
9. F-Tile JESD204C Intel® FPGA IP User Guide Archives
10. Document Revision History for the F-Tile JESD204C Intel® FPGA IP User Guide
4.1. Installing and Licensing Intel® FPGA IP Cores
4.2. Intel® FPGA IP Evaluation Mode
4.3. IP Catalog and Parameter Editor
4.4. F-Tile JESD204C IP Component Files
4.5. Creating a New Intel® Quartus® Prime Project
4.6. Parameterizing and Generating the IP
4.7. Compiling the F-Tile JESD204C IP Design
4.8. Programming an FPGA Device
Visible to Intel only — GUID: whv1630032375331
Ixiasoft
3.1.3. System PLL
The F-Tile JESD204C Intel® FPGA IP supports system PLL clocking mode. If the frequency of a system PLL clock divided by 2 is greater than data rate divided by 64, a data_valid signal between MAC and F-Tile periodically asserts to sustain the bandwidth. For TX IP, this operation is handled through the custom cadence controller.
Related Information
Did you find the information on this page useful?
Feedback Message
Characters remaining: