Arria V Avalon-ST Interface for PCIe Solutions: User Guide
ID
683660
Date
5/12/2017
Public
1. Datasheet
2. Getting Started with the Arria V Hard IP for PCI Express
3. Parameter Settings
4. Interfaces and Signal Descriptions
5. Registers
6. Interrupts
7. Error Handling
8. IP Core Architecture
9. Transaction Layer Protocol (TLP) Details
10. Throughput Optimization
11. Design Implementation
12. Additional Features
13. Hard IP Reconfiguration
14. Transceiver PHY IP Reconfiguration
15. Testbench and Design Example
16. Debugging
A. Frequently Asked Questions for PCI Express
B. Lane Initialization and Reversal
C. Document Revision History
1.1. Arria V Avalon-ST Interface for PCIe Datasheet
1.2. Features
1.3. Release Information
1.4. Device Family Support
1.5. Configurations
1.6. Example Designs
1.7. Debug Features
1.8. IP Core Verification
1.9. Performance and Resource Utilization
1.10. Recommended Speed Grades
1.11. Creating a Design for PCI Express
4.1. Clock Signals
4.2. Reset, Status, and Link Training Signals
4.3. ECRC Forwarding
4.4. Error Signals
4.5. Interrupts for Endpoints
4.6. Interrupts for Root Ports
4.7. Completion Side Band Signals
4.8. LMI Signals
4.9. Transaction Layer Configuration Space Signals
4.10. Hard IP Reconfiguration Interface
4.11. Power Management Signals
4.12. Physical Layer Interface Signals
15.6.1. ebfm_barwr Procedure
15.6.2. ebfm_barwr_imm Procedure
15.6.3. ebfm_barrd_wait Procedure
15.6.4. ebfm_barrd_nowt Procedure
15.6.5. ebfm_cfgwr_imm_wait Procedure
15.6.6. ebfm_cfgwr_imm_nowt Procedure
15.6.7. ebfm_cfgrd_wait Procedure
15.6.8. ebfm_cfgrd_nowt Procedure
15.6.9. BFM Configuration Procedures
15.6.10. BFM Shared Memory Access Procedures
15.6.11. BFM Log and Message Procedures
15.6.12. Verilog HDL Formatting Functions
15.7.1. Changing Between Serial and PIPE Simulation
15.7.2. Using the PIPE Interface for Gen1 and Gen2 Variants
15.7.3. Viewing the Important PIPE Interface Signals
15.7.4. Disabling the Scrambler for Gen1 and Gen2 Simulations
15.7.5. Disabling 8B/10B Encoding and Decoding for Gen1 and Gen2 Simulations
15.7.6. Changing between the Hard and Soft Reset Controller
4.12.1.1. Physical Layout of Hard IP in Arria V Devices
/>Arria V devices include one or two Hard IP for PCI Express IP cores. The following figures illustrate the placement of the PCIe IP cores, transceiver banks, and channels. Note that the bottom left IP core includes the CvP functionality. The other Hard IP blocks do not include the CvP functionality.
Transceiver channels are arranged in groups of six. For GX devices, the lowest six channels on the left side of the device are labeled GXB_L0, the next group is GXB_L1, and so on. Channels on the right side of the device are labeled GXB_R0, GXB_R1, and so on. Be sure to connect the Hard IP for PCI Express on the left side of the device to appropriate channels on the left side of the device, as specified in the Pin-out Files for Intel Devices.
Figure 22. Arria V Transceiver Bank and Hard IP for PCI Express IP Core Locations in Arria® V GX and GT Devices
Figure 23. Arria V Transceiver Bank and Hard IP for PCI Express IP Core Locations in Arria® V SX and ST Devices
Channel utilization for x1, x2, x4, and x8 variants is as follows:
Variant | Data | CMU Clock |
---|---|---|
x1, 1 instance | Channel 0 of GXB_L0 | Channel 1 of GXB_L0 |
x1, 2 instances | Channel 0 of GXB_L0, Channel 0 of GXB_R0 | Channel 1 of GXB_L0, Channel 1 of GXB_R0 |
x2, 1 instance | Channels 1–2 of GXB_L0 | Channel 4 of GXB_L0 |
x2, 2 instances | Channels 1–2 of GXB_L0, Channels 1–2 of GXB_R0 | Channel 4 of GXB_L0, Channel 4 of GXB_R0 |
x4, 1 instance | Channels 0–3 of GXB_L0 | Channel 4 of GXB_L0 |
x4, 2 instances | Channels 0–3 of GXB_L0, Channels 0–3 of GXB_R0 | Channel 4 of GXB_L0, Channel 4 of GXB_R0 |
x8, 1 instance | Channels 0–3 and 5 of GXB_L0 and channels 0-2 of GXB_L1 | Channel 4 of GXB_L0 |
Related Information