A newer version of this document is available. Customers should click here to go to the newest version.
1. Intel® Stratix® 10 Power Management Overview
2. Intel® Stratix® 10 Power Management Architecture and Features
3. Intel® Stratix® 10 Power Management and VID Interface Implementation Guide
4. Intel® Stratix® 10 Power Management User Guide Archives
5. Document Revision History for the Intel® Stratix® 10 Power Management User Guide
2.1.1. Dynamic Power Equation
The following equation shows how to calculate dynamic power where P is power, C is the load capacitance, and V is the supply voltage level. The frequency refers to the clock frequency and data toggles once every clock cycle.
Figure 1. Dynamic Power Equation
The equation shows that power is design-dependent. Power is dependent on the operating frequency of your design, applied voltage, and load capacitance, which depends on design connectivity. Intel® Stratix® 10 devices minimize static and dynamic power using advanced process optimizations. These optimizations allow Intel® Stratix® 10 designs to meet specific performance requirements with the lowest possible power.