Visible to Intel only — GUID: joc1442339384016
Ixiasoft
1.1. Intel® Stratix® 10 DX Devices
1.2. Intel® Stratix® 10 DX Features Summary
1.3. Intel® Stratix® 10 DX Block Diagram
1.4. Intel® Stratix® 10 DX Family Plan
1.5. Intel® Hyperflex™ Core Architecture
1.6. Heterogeneous 3D SiP Transceiver Tiles
1.7. Intel® Stratix® 10 DX Transceivers
1.8. Heterogeneous 3D Stacked HBM2 DRAM Memory
1.9. External Memory and General Purpose I/O
1.10. Adaptive Logic Module (ALM)
1.11. Core Clocking
1.12. I/O PLLs
1.13. Internal Embedded Memory
1.14. Variable Precision DSP Block
1.15. Hard Processor System (HPS)
1.16. Power Management
1.17. Device Configuration and Secure Device Manager (SDM)
1.18. Device Security
1.19. Configuration via Protocol Using PCI Express*
1.20. Partial and Dynamic Reconfiguration
1.21. Fast Forward Compile
1.22. Single Event Upset (SEU) Error Detection and Correction
1.23. Document Revision History for the Intel® Stratix® 10 DX Device Overview
Visible to Intel only — GUID: joc1442339384016
Ixiasoft
1.15. Hard Processor System (HPS)
The Hard Processor System (HPS) in select Intel® Stratix® 10 DX devices is Intel's third generation HPS. Leveraging the performance of Intel 14 nm tri-gate technology, the HPS provides more than double the performance of previous generation devices with an integrated quad-core 64-bit Arm* Cortex* -A53. The HPS also enables system-wide hardware virtualization capabilities by adding a system memory management unit.
Figure 14. HPS Block Diagram