Visible to Intel only — GUID: sss1403244675633
Ixiasoft
1.8.2. Sync-E Support
To support Sync-E implementation, separate refclk signals to RX PLL and TX PLL and expose them at design example. The following diagrams show the signals per channel for design example without IEEE 1588v2 and design example with IEEE 1588v2 respectively.
Figure 12. Signals from PHY to Support Sync-E Implementation for Design Example without IEEE 1588v2
Figure 13. Signals from PHY to Support Sync-E Implementation for Design Example with IEEE 1588v2