1.1.6. Device Speed Grade Support
The IP supports the following MIPI data rates:
- Up to 2.5Gbps per lane on all Agilex™ 3 and Agilex™ 5 E-series Group B FPGAs.
- Up to 3.5Gbps per lane on Agilex™ 5 E-Series Group A and Agilex™ 5 D-Series devices on all device speed grades.
The following table shows the recommended speed grade according to the frequency of the AXI4-Stream video input clock clk.
| Series | Maximum clk Frequency (MHz) | Speed Grades |
|---|---|---|
| Agilex™ 5 D-Series | 500 | -3, -2, -1 |
| 550 | -2, -1 | |
| 600 | -1 | |
| Agilex™ 5 E-Series (Group A) | 450 | -3, -2, -1 |
| 500 | -2, -1 | |
| 550 | -1 | |
| Agilex™ 5 E-Series (Group B) | 300 | -6, -5, -4 |
| 350 | -5, -4 | |
| 400 | -4 | |
| Agilex™ 3 | 300 | -7, -6 |
| 350 | -6 |