5. Synthesizing the IP
Figure 16. MIPI DSI-2 TX Subsystem (Synthesis) – Common Video Input Clock Block Diagram
This diagram illustrates the MIPI DSI-2 TX synthesis design example, where both video processing and the MIPI D-PHY IP share a common video input clock. Clock Bridges and Reset Bridges synchronize and distribute the shared clock and reset signals to both domains. Video enters through an AXI4-Stream interface, is processed by the MIPI DSI-2 Tx IP, and transmitted via the MIPI D-PHY TX IP to external MIPI-compliant devices. Control and configuration are handled through Avalon® memory-mapped interface and AXI-Lite interface. Using a shared clock simplifies timing management and ensures seamless synchronization between video and physical layer.
Figure 17. MIPI DSI-2 TX Subsystem (Sythesis) – Independent Video Input Block Clock Diagram
This diagram illustrates the MIPI DSI-2 TX synthesis design example with independent clocks for the video processing and MIPI DSI-2 IP. Clock Bridges and Reset Bridges synchronize and distribute separate clock and reset signals to the video and MIPI D-PHY IP. Video data enters via an AXI4-Stream interface, is processed by the MIPI DSI-2 Tx IP, and transmitted through the MIPI D-PHY TX IP to external MIPI-compliant devices. Control and configuration are provided through Avalon® memory-mapped interface and AXI-Lite interface. Independent clocks allow the subsystem to accommodate differing timing requirements between video and physical layer.