External Memory Interfaces (EMIF) IP User Guide: Agilex™ 3 FPGAs and SoCs

ID 847458
Date 4/24/2025
Public
Document Table of Contents

B.11. io96b0_to_hps for External Memory Interfaces (EMIF) IP - LPDDR4

Table 79.  Interface: io96b0_to_hpsInterface type: conduit
Port Name Direction Description
noc_aclk_0 Output PORT_NOC_ACLK_0_DESC
noc_rst_n_0 Output PORT_NOC_RST_N_0_DESC
s0_noc_axi4lite_clock Output PORT_S0_NOC_AXI4LITE_CLOCK_DESC
s0_noc_axi4lite_reset_n Output PORT_S0_NOC_AXI4LITE_RESET_N_DESC
s0_noc_axi4lite_awaddr Input PORT_S0_NOC_AXI4LITE_AWADDR_DESC
s0_noc_axi4lite_awvalid Input PORT_S0_NOC_AXI4LITE_AWVALID_DESC
s0_noc_axi4lite_awready Output PORT_S0_NOC_AXI4LITE_AWREADY_DESC
s0_noc_axi4lite_araddr Input PORT_S0_NOC_AXI4LITE_ARADDR_DESC
s0_noc_axi4lite_arvalid Input PORT_S0_NOC_AXI4LITE_ARVALID_DESC
s0_noc_axi4lite_arready Output PORT_S0_NOC_AXI4LITE_ARREADY_DESC
s0_noc_axi4lite_wdata Input PORT_S0_NOC_AXI4LITE_WDATA_DESC
s0_noc_axi4lite_wvalid Input PORT_S0_NOC_AXI4LITE_WVALID_DESC
s0_noc_axi4lite_wready Output PORT_S0_NOC_AXI4LITE_WREADY_DESC
s0_noc_axi4lite_rresp Output PORT_S0_NOC_AXI4LITE_RRESP_DESC
s0_noc_axi4lite_rdata Output PORT_S0_NOC_AXI4LITE_RDATA_DESC
s0_noc_axi4lite_rvalid Output PORT_S0_NOC_AXI4LITE_RVALID_DESC
s0_noc_axi4lite_rready Input PORT_S0_NOC_AXI4LITE_RREADY_DESC
s0_noc_axi4lite_bresp Output PORT_S0_NOC_AXI4LITE_BRESP_DESC
s0_noc_axi4lite_bvalid Output PORT_S0_NOC_AXI4LITE_BVALID_DESC
s0_noc_axi4lite_bready Input PORT_S0_NOC_AXI4LITE_BREADY_DESC
s0_noc_axi4lite_awprot Input PORT_S0_NOC_AXI4LITE_AWPROT_DESC
s0_noc_axi4lite_arprot Input PORT_S0_NOC_AXI4LITE_ARPROT_DESC
s0_noc_axi4lite_wstrb Input PORT_S0_NOC_AXI4LITE_WSTRB_DESC