External Memory Interfaces (EMIF) IP User Guide: Agilex™ 3 FPGAs and SoCs

ID 847458
Date 7/07/2025
Public
Document Table of Contents

3.6. Agilex™ 3 FPGA EMIF IP Pin and Resource Planning

After you have created the design example, the next step is to provide the pin placement in the Quartus® Prime software. The following topics provide guidelines on pin placement for external memory interfaces. The Agilex™ 3 FPGA LPDDR4 EMIF IP supports fixed address and command pin placement, and fixed data lanes placement.

Typically, all external memory interfaces require the following FPGA resources:

  • Interface pins.
  • PLL and clock network.
  • RZQ pins.
  • Other FPGA resources — for example, core fabric logic and debug interfaces.

Once all the requirements for your external memory interface are known, you can begin planning your system.