Device Migration Guidelines: Agilex™ 5 FPGAs and SoCs D-Series

ID 839365
Date 6/06/2025
Public

Visible to Intel only — GUID: slt1717575504303

Ixiasoft

Document Table of Contents

3.7.1. Migration Overview for Transceiver Application

If you are planning to migrate your design with different GTS transceiver resources, you need to pre-plan and consider the board design up front, which includes:
  • Bonding out the required GTS transceiver related pins (transmitter/receiver (TX/RX), REFCLK, and RCOMP pins)
  • Connecting the transceiver power rails to the recommended power supply on-board.

The following lists the device package with a maximum data rate of 28.1Gbps supported with transceiver (Specification C and D).

  • B23D
  • B32B
Note: Refer to the Pin Connection Guidelines: Agilex™ 5 FPGAs and SoCs for recommended transceiver power rail connection and pins connection guideline.