Device Migration Guidelines: Agilex™ 5 FPGAs and SoCs D-Series

ID 839365
Date 6/06/2025
Public

Visible to Intel only — GUID: jig1717576158232

Ixiasoft

Document Table of Contents

3.7.3.5.1. GTS TX and GTS RX pin, and Reference Clock Pin

When you are migrating from devices with different transceiver bank count, refer to the Consideration Details for Migration Planning section for the transceiver bank name change example. The GTS TX/RX and REFCLK pin locations are directly migratable from one density to another density for a given device package, you only need to take note on the bank name change. You need to pre-plan and connect the GTS transmitter, GTS receiver, and reference clock pins on the board first if you are planning to migrate from a smaller device variant to a bigger device variant within the same supported package.

Refer to the Agilex™ 5 Device Pin-Out Files for more information on pin location and bank names across migrateable device.