Scalable Scatter-Gather DMA Intel® FPGA IP User Guide

ID 823097
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.5. Example Design

Table 122.  Example Design Settings
Parameter Range Default Description
Example Design File
Generate Example Design For synthesis, simulation, synthesis_and_simulation synthesis

When you select the synthesis option, only Quartus® Prime synthesis files are generated.

When you select the simulation option, only simulation files are generated. This mode is not supported for DMA PCIe* Mode.

When you select the synthesis_and_simulation , both Quartus® Prime synthesis and simulation files are generated.

Example Design Mode

Multiport H2D-ST to D2H-ST Loopback & H2D-MM to Onchip memory Example Design for PCIe mode, Single port H2D-ST to D2H-ST Loopback Example Design for SOC Mode

Multiport H2D-ST to D2H-ST Loopback & H2D-MM to Onchip memory Example Design for PCIe mode Select example design variant.
Target Development Kit
Current Development Kit Agilex™ 5 E-Series 065B Modular Development Kit, None Agilex™ 5 E-series 065B Modular Development Kit When you select Development Kit option, board-specific assignments are included in the .qsf file of the generated design example.