3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
6.5. Example Design
Parameter | Range | Default | Description |
---|---|---|---|
Example Design File | |||
Generate Example Design For | synthesis, simulation, synthesis_and_simulation | synthesis | When you select the synthesis option, only Quartus® Prime synthesis files are generated. When you select the simulation option, only simulation files are generated. This mode is not supported for DMA PCIe* Mode. When you select the synthesis_and_simulation , both Quartus® Prime synthesis and simulation files are generated. |
Example Design Mode | Multiport H2D-ST to D2H-ST Loopback & H2D-MM to Onchip memory Example Design for PCIe mode, Single port H2D-ST to D2H-ST Loopback Example Design for SOC Mode |
Multiport H2D-ST to D2H-ST Loopback & H2D-MM to Onchip memory Example Design for PCIe mode | Select example design variant. |
Target Development Kit | |||
Current Development Kit | Agilex™ 5 E-Series 065B Modular Development Kit, None | Agilex™ 5 E-series 065B Modular Development Kit | When you select Development Kit option, board-specific assignments are included in the .qsf file of the generated design example. |
Related Information