3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
6.2.1. H2D MM
Parameter | Range | Default | Description |
---|---|---|---|
Number of H2D MM Device Ports | 0 to 8 | 0 | Select the number of physical H2D MM device ports. The combined device port parameter values must be equal or less than 8. |
H2D MM Port <n> | |||
Data Width of H2D MM Port <n> | 32, 64, 128, 256, 512 | 64 | Host to Device MM Port <n> AXI4 Interface Data Width |
Identification Tag Width of H2D MM Port <n> | 1-18 | 8 | Host to Device Port <n> AXI4 Interface Identification Tag Width |